









































This section is an outline of vias labeled as Testpoints in the schematic. This allows us to determine pwb line lengths for memory to memory and CPU to memory it is purely a visibility tool no actual "component" is used the vias are just replaced with a via that is labeled a test point DATA D24-D31 MEMORY DATA D16-D23 MEMORY DATA D8-D15 MEMORY DATA D0-D7 MEMORY \_1\_O TPMD15 DDR0 A0 \_\_\_\_ TPM15 \_1\_\_\_ TPMB15 1\_0 TPMC15 7,21,24 DDR0\_A0>> \_1\_O TPMC19 \_1\_O TPMD19 \_1\_O TPMB19 \_1\_O TPM19 DDR0 A1 7,21,24 DDR0\_A1>> 1\_O TPMB18 1\_O TPMC18 \_1\_O TPMD18 DDR0 A2 1\_0 TPM18 7,21,24 DDR0\_A2>> DDR0\_A3 \_\_1\_\_0 TPM13 \_1\_O TPMB13 \_1\_O TPMC13 \_1\_0 TPMD13 7,21,24 DDR0\_A3>> \_1\_0 TPM17 \_1\_O TPMB17 DDR0\_A4 1\_0 TPMC17 \_1\_O TPMD17 7,21,24 DDR0\_A4>> \_1\_O TPMD16 \_1\_O TPM16 \_1\_O TPMC16 DDR0\_A5 \_\_\_\_\_\_TPMB16 7,21,24 DDR0\_A5>> \_1\_O TPMB21 \_\_\_\_O TPMD21 \_1\_0 TPM21 \_1\_O TPMC21 DDR0\_A6 7,21,24 DDR0\_A6>> \_1\_0 TPMB20 \_1\_O TPMD20 \_1\_O TPMC20 DDR0\_A7 7,21,24 DDR0\_A7>> \_1\_O TPMD24 \_1\_0 TPM24 \_1\_\_\_ TPMB24 \_1\_O TPMC24 7,21,24 DDR0\_A8>> \_1\_0 TPM22 \_1\_O TPMB22 \_1\_O TPMC22 \_\_\_O TPMD22 DDR0\_A9 7,21,24 DDR0\_A9>> 10 TPM7 1\_0 TPMB7 1\_0 TPMC7 \_1\_O TPMD7 7,21,24 DDR0\_A10>> \_1\_O TPM23 \_1\_O TPMB23 \_1\_O TPMC23 \_1\_O TPMD23 DDR0\_A11 7,21,24 DDR0\_A11>> \_1\_O TPM14 \_1\_O TPMB14 \_1\_O TPMC14 \_\_\_O TPMD14 DDR0 A12 7,21,24 DDR0\_A12>> 1\_0 TPMB25 \_1\_O TPMD25 \_1\_O TPMC25 DDR0 A13 1 TPM25 7,21,24 DDR0\_A13 DDR0\_A14 \_1\_O TPM26 \_1\_O TPMB26 \_1\_O TPMC26 7,21,24 DDR0\_A14>> DDR0\_BA0 \_1\_O TPMB11 \_1\_O TPMC11 \_\_\_\_O TPMD11 \_\_\_\_\_\_TPM11 7,21,24 DDR0\_BA0>> DDR0\_BA1 \_1\_\_O TPM12 1\_O TPMB12 1\_O TPMC12 \_1\_0 TPMD12 7,21,24 DDR0\_BA1>> \_\_\_\_\_\_ TPMD10 DDR0\_BA2 1 TPMB10 1\_0 TPM10 1\_0 TPMC10 7,21,24 DDR0\_BA2>> 1 TPMB2 \_1\_O TPMD2 \_1\_O TPM2 \_1\_O TPMC2 DDR0\_RAS 7,21,24 DDR0\_RASN>> \_1\_O TPM6 \_1\_O TPMB6 \_1\_O TPMC6 \_1\_O TPMD6 7,21,24 DDR0\_CASN>> \_1\_O TPMD8 1\_0 TPM8 \_1\_O TPMB8 \_1\_O TPMC8 DDR0\_WEn 7,21,24 DDR0\_WEN>> 10 TPM5 1\_0 TPMB5 \_1\_O TPMC5 10 TPMD5 7,21,24 DDR0\_ODT0>> 1\_0 TPMB4 \_1\_O TPMD4 1<sub>O</sub> TPM4 DDR0\_CKE 1\_0 TPMC4 7,21,24 DDR0\_CKE>> \_1\_O TPM9 \_1\_O TPMB9 \_1\_O TPMC9 \_1\_O TPMD9 DDR0\_CE0 7,21,24 DDR0\_CSN0>> DDR0 CK0 \_1\_O TPM1 \_1\_O TPMB1 \_1\_O TPMC1 1\_O TPMD1 7,21,24 DDR0\_CLK0>> \_1\_O TPMB3 \_\_\_\_O TPMD3 DDR0\_CK0 1\_O TPM3 1\_O TPMC3 7,21,24 DDR0\_CLK0N>> SPECTRUM DIGITAL INCORPORATED NETRA EVM Page Contents: DDR0 ADDRESS CONTROL TEST POINTS FOR ROUTING Revision DWG NO 512872-0001 Thursday, April 28, 2011 Sheet 22 of 58







This section is an outline of vias labeled as Testpoints in the schematic. This allows us to determine pwb line lengths for memory to memory and CPU to memory it is purely a visibility tool no actual "component" is used the vias are just replaced with a via that is labeled a test point DATA D24-D31 MEMORY DATA D16-D23 MEMORY DATA D8-D15 MEMORY DATA D0-D7 MEMORY \_1\_\_O TP2MB15 \_1\_\_\_0 TP2MD15 DDR1 A0 \_\_\_\_\_ TP2M15 \_\_\_\_\_\_TP2MC15 8,24,25 DDR1\_A0>> \_1\_\_O TP2MB19 \_1\_O TP2MC19 \_1\_\_O TP2MD19 \_1\_0 TP2M19 DDR1 A1 8,24,25 DDR1\_A1>> 1\_O TP2MB18 \_1\_O TP2MD18 DDR1 A2 1\_0 TP2M18 1 \_\_\_ TP2MC18 8,24,25 DDR1\_A2>> DDR1\_A3 \_1\_O TP2M13 \_1\_\_O TP2MB13 \_1\_O TP2MC13 \_1\_\_0 TP2MD13 8,24,25 DDR1\_A3>> \_1\_O TP2M17 \_1\_\_\_ TP2MB17 \_1\_O TP2MC17 \_1\_O TP2MD17 8,24,25 DDR1\_A4>> \_1\_O TP2MD16 \_1\_O TP2MB16 1\_0 TP2MC16 DDR1\_A5 \_1\_\_\_ TP2M16 8,24,25 DDR1\_A5>> \_1\_O TP2M21 \_1\_O TP2MB21 \_1\_O TP2MC21 \_1\_O TP2MD21 DDR1\_A6 8,24,25 DDR1\_A6>> \_1\_O TP2MB20 \_1\_O TP2MC20 \_1\_O TP2MD20 \_1\_0 TP2M20 DDR1\_A7 8,24,25 DDR1\_A7>> \_1\_O TP2MD24 \_1\_O TP2M24 \_1\_\_O TP2MB24 \_1\_O TP2MC24 8,24,25 DDR1\_A8>> \_1\_O TP2M22 \_1\_O TP2MB22 \_1\_O TP2MC22 \_1\_O TP2MD22 DDR1\_A9 8,24,25 DDR1\_A9>> 1\_0 TP2MB7 \_1\_O TP2MC7 \_1\_O TP2MD7 \_1\_O TP2M7 8,24,25 DDR1\_A10>> \_1\_O TP2M23 \_1\_O TP2MB23 \_1\_O TP2MC23 \_1\_O TP2MD23 DDR1\_A11 8,24,25 DDR1\_A11>> \_1\_O TP2M14 \_1\_O TP2MB14 \_1\_O TP2MC14 DDR1 A12 8,24,25 DDR1\_A12>> \_1\_O TP2M25 \_1\_\_O TP2MB25 \_1\_O TP2MC25 \_1\_O TP2MD25 DDR1 A13 8,24,25 DDR1\_A13>> \_1\_O TP2MD26 \_1\_O TP2M26 \_1\_\_O TP2MB26 \_1\_O TP2MC26 DDR1\_A14 8,24,25 DDR1\_A14>> DDR1\_BA0 1 O TP2M11 \_1\_\_O TP2MB11 \_1\_O TP2MC11 \_1\_\_\_0 TP2MD11 8,24,25 DDR1\_BA0>> DDR1\_BA1 \_1\_\_O TP2M12 1 TP2MB12 1 O TP2MC12 \_1\_\_O TP2MD12 8,24,25 DDR1\_BA1>> \_1\_O TP2MD10 DDR1\_BA2 1\_0 TP2M10 1 TP2MB10 \_\_\_\_\_\_TP2MC10 8,24,25 DDR1\_BA2>> \_1\_O TP2MD2 \_1\_O TP2MB2 DDR1\_RAS 1\_O TP2MC2 8,24,25 DDR1\_RASN>> \_1\_O TP2MC6 \_1\_O TP2MD6 1\_0 TP2M6 1\_O TP2MB6 8,24,25 DDR1\_CASN>> \_1\_O TP2M8 \_1\_O TP2MB8 \_1\_O TP2MD8 DDR1\_WEn \_1\_O TP2MC8 8,24,25 DDR1\_WEN>> \_1\_0 TP2M5 \_1\_O TP2MB5 \_1\_O TP2MC5 \_1\_O TP2MD5 8,24,25 DDR1\_ODT0>> \_1\_O TP2MB4 \_1\_O TP2MD4 DDR1\_CKE 1\_0 TP2M4 1\_O TP2MC4 8,24,25 DDR1\_CKE>> \_1\_\_\_\_ TP2M9 \_1\_O TP2MB9 \_1\_O TP2MC9 \_1\_O TP2MD9 DDR1\_CE0 8,24,25 DDR1\_CSN0>> \_1\_O TP2MB1 DDR1 CK0 \_1\_O TP2M1 \_1\_O TP2MC1 \_\_\_\_\_TP2MD1 8,24,25 DDR1\_CLK0>> \_1\_O TP2M3 DDR1\_CK0 1\_O TP2MB3 1 O TP2MC3 \_\_\_O TP2MD3 8,24,25 DDR1\_CLK0N>> SPECTRUM DIGITAL INCORPORATED NETRA EVM Page Contents: DDR1 ADDRESS CONTROL TEST POINTS FOR ROUTING Revision DWG NO 512872-0001 Thursday, April 28, 2011 Sheet 26 of 58











































| SPECTRUM DIGITAL INCORPORATED                 |                        |             |                |  |
|-----------------------------------------------|------------------------|-------------|----------------|--|
| Title:                                        | NETRA EVM              |             |                |  |
| Page Contents: SERIAL I/O EXPANSION CONNECTOR |                        |             |                |  |
| Size:B                                        | DWG NO 512872-0001     |             | Revision:<br>A |  |
| Date: Th                                      | ursday, April 28, 2011 | Sheet 47 of | 58             |  |





















REVISION A - ASSY 512870

BUILT ON PWB 512871 REVISION A
BUILT ON LOGIC 512872 REVISION A

ENGINEERING UNITS ONLY

REVISION B - ASSY 512870

BUILT ON PWB 512871 REVISION B
BUILT ON LOGIC 512872 REVISION B

UPDATED POWER SEQUENCING FROM REVISION A

REVISION C - ASSY 512870

BUILT ON PWB 512871 REVISION B

BUILT ON LOGIC 512872 REVISION B

INCREASED C635 TO .22uF FOR LONGER POWER ON RESET FIXED USB ISSUE

CHANGED R218 TO 1K TO FIX PCI RESET

REMOVED R232 AND CHANGED R74 TO 0 , TO HELP RAISE VT ENABLE VOLTAGE ( STILL A BIT OUT OF SPEC, WILL FIX IN NEXT BOARD REVISION)

REVISION D - ASSY 512870

BUILT ON PWB 512871 REVISION B

BUILT ON LOGIC 512872 REVISION B

CHANGED AVS CIRCUITRY AND CPU HAS AVS ENABLED

REVISION E - ASSY 512870

BUILT ON PWB 512871 REVISION C

BUILT ON LOGIC 512872 REVISION C

UPDATED CAPS AROUND TPS65232 TO HELP WITH OVERVOLTAGE ON SWITCH OUTPUTS OF THE PART LAYOUT IMPROVEMENT UPDATED VTT ENABLE TO RAISE ENABLE VOLTAGE PAST 1.7V MIN

| SPECTRUM DIGITAL INCORPORATED |                    |             |                |  |
|-------------------------------|--------------------|-------------|----------------|--|
| Title:                        | NETRA EVM          |             |                |  |
| Page Contents:                | REVISION HISTORY   |             |                |  |
| Size:B                        | DWG NO 512872-0001 |             | Revision:<br>C |  |
| Date: Tuesday, June 14, 2011  |                    | Sheet 58 of | 58             |  |